# Introduction to The CUDA Programming Model

Sarvenaz Choobdar

### Introduction

- GPU: A Highly Multithreaded Coprocessor specialized for SIMD.
- CUDA Programming is designed to exploits this capability when an application
  - Has to be executed many times
  - · Can be isolated as a function
  - · Works independently on different data
- · Applications:
  - Image processing, computational engineering, matrix algebra, convolution, correlation, sorting

### **CUDA Program Structure**

A CUDA program consists of different phases executed on

- 1. The host (CPU)
  - Phases which exhibit little or no data parallelism
  - C code compiled with the host's C compilers and runs as an ordinary process.
- 2. The device (GPU)
  - Phases which exhibit rich amount of data parallelism
  - C extended with keywords for labeling data-parallel functions, called kernels, and their associated data structures.
  - GPU code is further compiled by the NVCC

3

# Execution of a CUDA program Integrated host+device application C program Serial or modestly parallel parts in host C code Highly parallel parts in device SPMD kernel C code CPU Serial Code GPU Parallel Kernel KernelA<<< nBlk, nTid >>>(args); CPU Serial Code GPU Parallel Kernel KernelB<<<< nBlk, nTid >>>(args);



### Block and Thread IDs

- Threads and blocks have **IDs** 
  - So each thread can decide what data to work on
  - o Block ID: 1D or 2D
  - o Thread ID: 1D, 2D, or 3D
- Simplifies memory addressing when processing multidimensional data
  - Image processing
  - Solving PDEs on volumes







```
Matrix Multiplication:

A Simple Host Version in C

// Matrix multiplication on the (CPU) host in double precision
void MatrixMulOnHost(float* M, float* N, float* P, int Width)

for (int i = 0; i < Width; ++i)
for (int j = 0; j < Width; ++j) {
    double sum = 0;
    for (int k = 0; k < Width; ++k) {
        double a = M[i * width + k];
        double b = N[k * width + j];
        sum += a * b;
    }
    P[i * Width + j] = sum;
}
```

### Matrix Multiply Example (cont.)

- 1,000 X 1,000 matrices
  - 1,000,000 independent dot products
  - Each dot product involves 1,000 multiply and 1,000 accumulate arithmetic operations
- One thread could be used to compute one P element which would generate 1,000,000 threads
  - Very large amount of data parallelism
- By executing many dot products in parallel, a GPU device can significantly accelerate the execution of the matrix multiplication

```
CUDA host code Skelton for matrix multiplication
               int main(void) {

    // Allocate and initialize the matrices M, N, P

                    // I/O to read the input matrices M and N
Executed
on host
and
               2.
                    // M* Non the device
launches a
                    MatrixMulOnDevice(M, N, P, width);
kernel to
perform
matrix
               // I/O to write the output matrix P
multiply on
                  // Free matrices M, N, P
the device
               return 0;
```



### **CUDA Host-Device Data Transfer**

- cudaMemcpy()
  - memory data transfer
  - Requires four parameters
    - Pointer to destination
    - Pointer to source
    - Number of bytes copied
    - · Type of transfer
      - Host to Host
      - Host to Device
      - Device to Host
      - Device to Device



```
void MatrixMulOnDevice(float* M, float* N, float* P, int Width)
{
   int size = Width * Width * sizeof(float);

1. // Load M and N to device memory
   cudaMalloc(Md, size);
   cudaMemcpy(Md, M, size, cudaMemcpyHostToDevice);
   cudaMalloc(Nd, size);
   cudaMemcpy(Nd, N, size, cudaMemcpyHostToDevice);

   // Allocate P on the device
   cudaMalloc(Pd, size);

2. // Kernel invocation code – to be shown later
   ...
3. // Read P from the device
   cudaMemcpy(P, Pd, size, cudaMemcpyDeviceToHost);
   // Free device matrices
   cudaFree(Md); cudaFree(Nd); cudaFree (Pd);
}

ECE 498AL, University of Illinois, Urbana-
```

## **CUDA** Keywords

15

### **CUDA** Function Declarations

|                           | Executed on the: | Only callable from the: |
|---------------------------|------------------|-------------------------|
| device float DeviceFunc() | device           | device                  |
| global void KernelFunc()  | device           | host                    |
| host float HostFunc()     | host             | host                    |

### Calling a Kernel Function – Thread Creation

• A kernel function must be called with an execution configuration:

17

# Kernel Invocation (Host-side Code)

```
// Setup the execution configuration
dim3 dimGrid(1, 1);
dim3 dimBlock(Width, Width);
```

// Launch the device computation threads!
MatrixMulKernel<<<dimGrid, dimBlock>>>(Md, Nd, Pd, Width);

### Cuda Thread ID Keywords

- · All threads execute the same kernel code
  - There needs to be a mechanism to allow them to direct themselves towards the particular parts of the data structure they are designated to work on.
- Keywords "threadIdx.x" and "threadIdx.y" refer to the thread indices of a thread
  - allow a thread to access hardware registers associated with it at runtime that provides the identity to the thread.
- We will refer to a thread as Thread threadIdx.x, threadIdx.y

19

### Kernel Function (details)

```
// Matrix multiplication kernel - per thread code
__global__ void MatrixMulKernel(float* Md, float* Nd, float* Pd, int Width)
{
    // 2D Thread ID
    int tx = threadIdx.x;
    int ty = threadIdx.y;
    // Pvalue is used to store the element of the matrix
    // that is computed by the thread
    float Pvalue = 0;
```

```
Kernel Function (cont.)

for (int k = 0; k < Width; ++k) {
    float Melement = Md[ty*Width+k];
    float Nelement = Nd[k*Width+tx];
    Pvalue += Melement * Nelement;
}

Pd[ty*Width+tx] = Pvalue;
}
</pre>
```

```
void MatrixMulOnDevice(float* M, float* N, float* P, int Width)
{
   int size = Width * Width * sizeof(float);

1. // Load M and N to device memory
   cudaMalloc(Md, size);
   cudaMemcpy(Md, M, size, cudaMemcpyHostToDevice);
   cudaMalloc(Nd, size);
   cudaMemcpy(Nd, N, size, cudaMemcpyHostToDevice);

   // Allocate P on the device
   cudaMalloc(Pd, size);

2. // Kernel invocation code – to be shown later
   ...
3. // Read P from the device
   cudaMemcpy(P, Pd, size, cudaMemcpyDeviceToHost);
   // Free device matrices
   cudaFree(Md); cudaFree(Nd); cudaFree (Pd);
}

ECE 498AL, University of Illinois, Urbana-
```

### Some Useful Information

23

# where do threads, blocks and grids actually get executed?

- With respect to Nvidia's G80 GPU chip:
  - Grid  $\rightarrow$  GPU: An entire grid is handled by a single GPU chip.
  - Block → MP: The GPU chip is organized as a collection of multiprocessors (MPs), with each multiprocessor responsible for handling one or more blocks in a grid. A block is never divided across multiple MPs.
  - Thread → SP: Each MP is further divided into a number of stream processors (SPs), with each SP handling one or more threads in a block.

### Installation

- Download CUDA (http://www.nvidia.com/object/cuda\_get.html)
  - CUDA driver
  - CUDA toolkit
  - CUDA SDK (optional)

•

### Run

- Linux:
  - $\boldsymbol{-}$  compile the cpp files this way:

g++ -c \*.cpp

– Then compile the cu files:

nvcc -c \*.cu

Finally, link these together and make the final executable:

g++ -o runme \*.o

- Windows:
  - Visual C++ Express Edition

### Useful links

- Slides of Prof. Wen-Mei Hwu of UIUC
  - http://courses.ece.uiuc.edu/ece498/al/Syllabus.html
- <a href="http://llpanorama.wordpress.com/cuda-tutorial/">http://llpanorama.wordpress.com/cuda-tutorial/</a>
- <a href="http://forums.nvidia.com/index.php?showtopic=30273">http://forums.nvidia.com/index.php?showtopic=30273</a>

Thanks!